Design of a 1.8 V, 10-bit 130+MS/s time-interleaved non-scaled pipeline ADC in 0.18 μm CMOS

Author(s):  
B. Vaz
Author(s):  
Manar El-Chammas ◽  
Xiaopeng Li ◽  
Shigenobu Kimura ◽  
Kenneth Maclean ◽  
Jake Hu ◽  
...  

2012 ◽  
Vol 2012 ◽  
pp. 1-17 ◽  
Author(s):  
Wilmar Carvajal ◽  
Wilhelmus Van Noije

This paper presents a 6 bit, 11 MS/s time-interleaved pipeline A/D converter design. The specification process, from block level to elementary circuits, is gradually covered to draw a design methodology. Both power consumption and mismatch between the parallel chain elements are intended to be reduced by using some techniques such as double and bottom-plate sampling, fully differential circuits, RSD digital correction, and geometric programming (GP) optimization of the elementary analog circuits (OTAs and comparators) design. Prelayout simulations of the complete ADC are presented to characterize the designed converter, which consumes 12 mW while sampling a 500 kHz input signal. Moreover, the block inside the ADC with the most stringent requirements in power, speed, and precision was sent to fabrication in a CMOS 0.35 μm AMS technology, and some postlayout results are shown.


2018 ◽  
Vol 65 (11) ◽  
pp. 1584-1588 ◽  
Author(s):  
Yongzhen Chen ◽  
Jingjing Wang ◽  
Hang Hu ◽  
Fan Ye ◽  
Junyan Ren

2014 ◽  
Vol 14 (2) ◽  
pp. 189-197 ◽  
Author(s):  
Jun-Sang Park ◽  
Tai-Ji An ◽  
Suk-Hee Cho ◽  
Yong-Min Kim ◽  
Gil-Cho Ahn ◽  
...  

2014 ◽  
Vol 49 (9) ◽  
pp. 1876-1885 ◽  
Author(s):  
Manar El-Chammas ◽  
Xiaopeng Li ◽  
Shigenobu Kimura ◽  
Kenneth Maclean ◽  
Jake Hu ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document