Validation of embedded system verification models

Author(s):  
Jelena Marincic ◽  
Angelika Mader ◽  
Roel Wieringa
Author(s):  
Hara Gopal Mani Pakala ◽  
P. L. H. Varaprasad ◽  
K. V. S. V. N. Raju ◽  
Ibrahim Khan

Author(s):  
Meliouh Amel ◽  
Chaoui Allaoua

The approach proposed in this article presents a formal verification of embedded systems. The method relies on an automated modeling and code generation based on the systems' behavior. The key concept is the combined use of a subset of UML behavior diagrams extended with timing annotations (Real-Time Statechart and Real-Time Collaboration diagrams) for system modeling and the Maude language for verification. First, UML modeling tools are developed. Then, an automatic generation of equivalent Maude specification is performed. The approach is based on code generation. This is why it is possible to use an available model checking tool to verify certain timed properties represented in Linear Temporal Logic (LTL). The meta-modeling tool ATOM3 is used. A case study is presented to illustrate the feasibility of the approach.


Author(s):  
Olfat El-Mahi ◽  
Gilles Pesant ◽  
Gabriela Nicolescu ◽  
Giovanni Beltrame

2012 ◽  
Vol 2 (1) ◽  
pp. 57-59
Author(s):  
Balachandra Pattanaik ◽  
◽  
Dr S. Chandrasekaran Dr S. Chandrasekaran

2017 ◽  
Vol 10 (4) ◽  
pp. 325
Author(s):  
Angie Julieth Valencia Castañeda ◽  
Mauricio Felipe Mauledoux Monroy ◽  
Oscar Fernando Avilés Sánchez ◽  
Paola Andrea Niño Suarez ◽  
Edgar Alfredo Portilla Flores

Sign in / Sign up

Export Citation Format

Share Document