charge pump pll
Recently Published Documents


TOTAL DOCUMENTS

53
(FIVE YEARS 8)

H-INDEX

7
(FIVE YEARS 1)

Author(s):  
Lianxi Liu ◽  
Yaling Ji ◽  
Xufeng Liao ◽  
Zhenghe Qin ◽  
Hongzhi Liang
Keyword(s):  

2020 ◽  
Vol 67 (12) ◽  
pp. 2903-2907
Author(s):  
E. Ali ◽  
F. Haddad ◽  
W. Rahajandraibe ◽  
N. Nizamani ◽  
C. Hangmann ◽  
...  

2020 ◽  
Vol 3 ◽  
pp. 174-177
Author(s):  
Tsung-Hsien Tsai ◽  
Ruey-Bin Sheen ◽  
Chih-Hsien Chang ◽  
Kenny Cheng-Hsiang Hsieh ◽  
Robert Bogdan Staszewski
Keyword(s):  

2019 ◽  
Vol 8 (2) ◽  
pp. 3984-3995

Frequency Synthesizer forms the heart of electronic communication system. Phase Locked Loop (PLL) based Frequency Synthesizers over the years has become the ubiquitous solution for generation of stable clock source. But it is a challenging task to design and develop PLL to be used in radiation environment such as in satellites, space systems and military electronics. Since impact of radiation strike on PLL is said to introduce transient faults resulting in increased timing jitter, distortion in phase, and bit flips. One or more of the above said effects can initiate false triggering which may result in incorrect data to be latched, loss of synchronization in data processing and networking. This may lead to catastrophic effect. Hence, as the stability of frequency synthesizer is of vital importance, there is a stressful need for design of radiation hard, fault tolerant frequency synthesizer. With this motivation, in this paper, a radiation hard CMOS Charge Pump PLL is designed to synthesize a 2.4GHz frequency source using 20MHz reference input frequency. The proposed radiation hard PLL design uses a hybrid Radiation Hardening By Design (RHBD) fault tolerant technique combined with redundancy, hence offering a twofold level of fortification from radiation spikes. Cadence tool was used for simulation. The PLL designed has exhibited satisfactory performance. The RHBD Charge Pump PLL in presence of radiation strike resulted in rms jitter of 128.9ps, phase noise of -94.03dbc/Hz and settling time of 159ns against the IEEE 802.11b/g standard requirement of 250ps jitter, -110dbc/Hz phase noise and 10us setting time.


Sign in / Sign up

Export Citation Format

Share Document