An Approximation Workflow for Exploiting Data-Level Parallelism in FPGA Acceleration

Author(s):  
Abbas Rahimi ◽  
Luca Benini ◽  
Rajesh K. Gupta
2010 ◽  
Vol 7 (1) ◽  
pp. 189-200 ◽  
Author(s):  
Haitao Wei ◽  
Yu Junqing ◽  
Li Jiang

As a video coding standard, H.264 achieves high compress rate while keeping good fidelity. But it requires more intensive computation than before to get such high coding performance. A Hierarchical Multi-level Parallelisms (HMLP) framework for H.264 encoder is proposed which integrates four level parallelisms - frame-level, slice-level, macroblock-level and data-level into one implementation. Each level parallelism is designed in a hierarchical parallel framework and mapped onto the multi-cores and SIMD units on multi-core architecture. According to the analysis of coding performance on each level parallelism, we propose a method to combine different parallel levels to attain a good compromise between high speedup and low bit-rate. The experimental results show that for CIF format video, our method achieves the speedup of 33.57x-42.3x with 1.04x-1.08x bit-rate increasing on 8-core Intel Xeon processor with SIMD Technology.


2015 ◽  
Vol 46 ◽  
pp. 95-111 ◽  
Author(s):  
Manuel F. Dolz ◽  
Francisco D. Igual ◽  
Thomas Ludwig ◽  
Luis Piñuel ◽  
Enrique S. Quintana-Ortí

Author(s):  
Tim Drijvers ◽  
Carlos Alba Pinto ◽  
Henk Corporaal ◽  
Bart Mesman ◽  
Gert-Jan van den Braak
Keyword(s):  

IEEE Micro ◽  
1997 ◽  
Vol 17 (5) ◽  
pp. 20-27 ◽  
Author(s):  
R. Espasa ◽  
M. Valero
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document