Partially compressed-encrypted domain robust JPEG image watermarking

2012 ◽  
Vol 71 (3) ◽  
pp. 1311-1331 ◽  
Author(s):  
A. V. Subramanyam ◽  
Sabu Emmanuel
Author(s):  
Ming Jiang ◽  
Zhaofeng Ma ◽  
Xinxin Niu ◽  
Yixian Yang

2015 ◽  
Vol 734 ◽  
pp. 621-624
Author(s):  
Qun Xiu Yu ◽  
Shou Ming Zhang ◽  
Chao Wang ◽  
Li Zhi Xie

In this paper the digital watermarking algorithm deep into the field of integrated circuits combined with the JPEG image watermarking processes and SOPC technology, Verilog HDL language is used to design and implement of a reusable JPEG decoder IP core which can be embedded, realizing the JPEG decoding on FPGA platform and further completing the watermark embedding. The JPEG decoder is tested through the Modalism simulation software and would be revised until the simulation results become correct. Finally, the Altera development board EP2C70F896C6N of CycloneII series is used to complete the system design. The results prove that the system can run well, the program which can obtain a larger increase speed in exchange for consuming a little hardware resource does work.


Author(s):  
Mourad Zairi ◽  
Tarik Boujiha ◽  
Abdelhaq Ouelli

2012 ◽  
Vol 132 (6) ◽  
pp. 932-939
Author(s):  
Kohei Sayama ◽  
Masayoshi Nakamoto ◽  
Mitsuji Muneyasu ◽  
Shuichi Ohno

Sign in / Sign up

Export Citation Format

Share Document