PARE: instruction set architecture for efficient code size reduction

1999 ◽  
Vol 35 (24) ◽  
pp. 2098 ◽  
Author(s):  
Young-Jun Kwon ◽  
Xiarong Ma ◽  
Hyuk Jae Lee
2014 ◽  
pp. 7-12
Author(s):  
Xianhong Xu ◽  
Simon Jones

Previous code compression research on embedded systems was based on typical RISC instruction code. THUMB from ARM Ltd is a compacted 16-bits instruction set showing a great code density than its original 32-bits ARM instruction. Our research shows that THUMB code is compressible and a further 10-15% code size reduction on THUMB code can be expected using our proposed new architecture – Code Compressed THUMB Processor. In our proposal, Level 2 cache or additional RAM space is introduced to serve as the temporary storage for decompressed program blocks. A software implementation of the architecture is proposed and we have implemented a software prototype based on ARM922T processor, which runs on the ARMulator.


Author(s):  
Anderson Faustino da Silva ◽  
Bruno Conde Kind ◽  
Jose Wesley de Souza Magalhaes ◽  
Jeronimo Nunes Rocha ◽  
Breno Campos Ferreira Guimaraes ◽  
...  
Keyword(s):  

2003 ◽  
Vol 35 (3) ◽  
pp. 223-267 ◽  
Author(s):  
Árpád Beszédes ◽  
Rudolf Ferenc ◽  
Tibor Gyimóthy ◽  
André Dolenc ◽  
Konsta Karsisto

2021 ◽  
Author(s):  
Anderson Faustino ◽  
Edson Borin ◽  
Fernando Pereira ◽  
Otávio Nápoli ◽  
Vanderson Rosário
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document