On the Design of Overlay Networks for IP Links Fault Verification

Author(s):  
M. Fraiwan ◽  
G. Manimaran
Author(s):  
N. Kuji ◽  
T. Takeda ◽  
S. Nakamura ◽  
Y. Komine

Abstract A new logic-model derivation method for leak faults observed by light-emission microscopy (LEM) or in liquid-crystal analysis (LCA) has been developed to verify those faults by comparing them with failures observed on an LSI tester. Since CMOS devices display various kinds of faulty behavior depending on leak resistance, it is essential to include the effects of this resistance in logic models. Considering that the resistance of leaks observed in LEM and LCA ranges from 10 to 10,000 ohm, the new logic models have been derived so that the leak fault could be easily incorporated into logic simulators without SPICE simulation. The feasibility of the proposed method has been demonstrated by using it to diagnose LEM and LCA faults causing logic failure in a 20k-gate logic LSI circuit.


2003 ◽  
Vol 11 (6) ◽  
pp. 870-883 ◽  
Author(s):  
Zhenhai Duan ◽  
Zhi-Li Zhang ◽  
Yiwei Thomas Hou

2007 ◽  
Vol 1 (2) ◽  
pp. 213-225
Author(s):  
Weining Qian ◽  
Linhao Xu ◽  
Aoying Zhou ◽  
Minqi Zhou

Sign in / Sign up

Export Citation Format

Share Document