FPGA implementation of high speed multiplierless frequency response masking FIR filters

Author(s):  
Yong Lian
2003 ◽  
Vol 12 (05) ◽  
pp. 643-654 ◽  
Author(s):  
YONG LIAN

This paper presents the design and implementation of high-speed, multiplierless, arbitrary bandwidth sharp FIR filters based on frequency-response masking (FRM) technique. The FRM filter structure has been modified to improve the throughput rate by replacing long band-edge shaping filter in the original FRM approach with two to three cascaded short filters. The proposed structure is suitable for FPGA as well as VLSI implementation for sharp digital FIR filters. It is shown by an example that a near 200-tap equivalent Remez FIR filter can be implemented in a single Xilinx XC4044XLA device that operates at sampling frequency of 5.5 MHz.


2001 ◽  
Vol 81 (12) ◽  
pp. 2573-2581 ◽  
Author(s):  
Yong Lian ◽  
Lei Zhang ◽  
Chi Chung Ko

Sign in / Sign up

Export Citation Format

Share Document