scholarly journals Implementation of Parallel and Pipeline Scheme in the Standard Floating Point Adder to Improve the Speed

In real time Signal Processing applications, the analogue signal is over sampled as per the Nyquist criterion in order to avoid the aliasing effect. Floating Point (FP) adder is used in the floating point Multiplier Accumulator Content (MAC) for real time Digital Signal Processing(DSP) applications. The heart of any real time DSP processor is floating point MAC. Floating Point MAC is constructed by Finite Impulse Response (FIR) or Infinite Impulse Response (IIR) filters. FIR filters are stable than IIR filters because the impulse response is finite in FIR. Hence, for stable applications FIR filters are preferred. These FIR filters are intern constituted by FP adder, FP multiplier and shifter. In conventional floating point adder the two floating point numbers are added in series. Series means one after the other so the computation speed is less. In series fashion adding the floating point numbers means definitely it furnishes more delay[1] because in the addition of floating point numbers, along with the addition of mantissas; computation is required for both signs and exponents also. Hence, the processing speed is slow for computing the floating point numbers compared with fixed point numbers. Therefore, in order to increase the speed of operation for floating point addition in real time application i.e., to add 16- samples at a time which are in floating notation; a parallel and pipe line technique is going to be incorporated to the two bit floating point architecture. Before developing such novel architecture, a novel algorithm is developed and after, the novel architecture is developed. The total work is simulated by Modelsim 10.3c tool and synthesized by Xilinx 13.6 tool.

2020 ◽  
Vol 91 (10) ◽  
pp. 104707
Author(s):  
Yinyu Liu ◽  
Hao Xiong ◽  
Chunhui Dong ◽  
Chaoyang Zhao ◽  
Quanfeng Zhou ◽  
...  

2013 ◽  
Vol 333-335 ◽  
pp. 650-655
Author(s):  
Peng Hui Niu ◽  
Yin Lei Qin ◽  
Shun Ping Qu ◽  
Yang Lou

A new signal processing method for phase difference estimation was proposed based on time-varying signal model, whose frequency, amplitude and phase are time-varying. And then be applied Coriolis mass flowmeter signal. First, a bandpass filtering FIR filter was applied to filter the sensor output signal in order to improve SNR. Then, the signal frequency could be calculated based on short-time frequency estimation. Finally, by short window intercepting, the DTFT algorithm with negative frequency contribution was introduced to calculate the real-time phase difference between two enhanced signals. With the frequency and the phase difference obtained, the time interval of two signals was calculated. Simulation results show that the algorithms studied are efficient. Furthermore, the computation of algorithms studied is simple so that it can be applied to real-time signal processing for Coriolis mass flowmeter.


1987 ◽  
Vol 24 (1) ◽  
pp. 65-72
Author(s):  
C. Ward

An accelerator consisting of a fast digital multiplier and A/D and D/A converters is designed for the BBC microcomputer. The circuit enables ‘hands-on’ experience of digital signal processing to be provided at minimal cost. Examples of implementations of FIR filters and an autocorrelation algorithm are provided.


Sign in / Sign up

Export Citation Format

Share Document