processor verification
Recently Published Documents


TOTAL DOCUMENTS

29
(FIVE YEARS 4)

H-INDEX

10
(FIVE YEARS 0)

2021 ◽  
Author(s):  
Nursultan Kabylkas ◽  
Tommy Thorn ◽  
Shreesha Srinath ◽  
Polychronis Xekalakis ◽  
Jose Renau

Author(s):  
Keerthikumara Devarajegowda ◽  
Mohammad Rahmani Fadiheh ◽  
Eshan Singh ◽  
Clark Barrett ◽  
Subhasish Mitra ◽  
...  

2009 ◽  
Vol 2009 ◽  
pp. 1-5 ◽  
Author(s):  
Sudarshan K. Srinivasan ◽  
Koushik Sarker ◽  
Rajendra S. Katti

We develop a formal verification procedure to check that elastic pipelined processor designs correctly implement their instruction set architecture (ISA) specifications. The notion of correctness we use is based on refinement. Refinement proofs are based on refinement maps, which—in the context of this problem—are functions that map elastic processor states to states of the ISA specification model. Data flow in elastic architectures is complicated by the insertion of any number of buffers in any place in the design, making it hard to construct refinement maps for elastic systems in a systematic manner. We introduce token-aware completion functions, which incorporate a mechanism to track the flow of data in elastic pipelines, as a highly automated and systematic approach to construct refinement maps. We demonstrate the efficiency of the overall verification procedure based on token-aware completion functions using six elastic pipelined processor models based on the DLX architecture.


Sign in / Sign up

Export Citation Format

Share Document