S2DIO: an extended scalable 2D mesh network-on-chip routing reconfiguration for efficient bypass of link failures

2019 ◽  
Vol 75 (10) ◽  
pp. 6855-6881 ◽  
Author(s):  
Anugrah Jain ◽  
Vijay Laxmi ◽  
Meenakshi Tripathi ◽  
Manoj Singh Gaur ◽  
Rimpy Bishnoi
2012 ◽  
Vol 9 (7) ◽  
pp. 706-711
Author(s):  
Xiaoshan Yu ◽  
Huaxi Gu ◽  
Yingtang Yang ◽  
Luying Bai ◽  
Hua You

2019 ◽  
Vol 16 (10) ◽  
pp. 4412-4417 ◽  
Author(s):  
Sanjeev Kumar Sharma ◽  
Arpit Jain ◽  
Kamali Gupta ◽  
Devendra Prasad ◽  
Varinder Singh

NoC is a competent communication for on chip network architectures. It make more efficient the computational and high congestion communication on a single chip. In this paper, we are proposing a NoC topologies, i.e., Major Diagonal Mesh NoC called MD-Mesh NoC. In MD-Mesh NoC the corner of major diagonal linked with each other so that the efficiency of the communication among the corner can be increase. The internal semantic view and register transfer logic (RTL) View has been shown. As number of connections among the nodes increases and number of hopes decreases, performance of packet traversing will get increases. The synthesis and simulation has been done on Vertex 5 FPGA. The hardware parameters like number of slices and memory usage with respect to increase the number of nodes has been calculated on FPGA Vertex 5.


2014 ◽  
Vol 70 (1) ◽  
pp. 385-407 ◽  
Author(s):  
Su Hu ◽  
Wenzheng Xu ◽  
Jing Lin ◽  
Xiaola Lin

Sign in / Sign up

Export Citation Format

Share Document