Power and performance analysis of 3D network-on-chip architectures

2020 ◽  
Vol 83 ◽  
pp. 106592
Author(s):  
Bheemappa Halavar ◽  
Basavaraj Talawar
2011 ◽  
Vol 8 (13) ◽  
pp. 986-993 ◽  
Author(s):  
Youhui Zhang ◽  
Xiaoguo Dong ◽  
Siqing Gan ◽  
Weimin Zheng

2013 ◽  
Vol 22 (04) ◽  
pp. 1350016 ◽  
Author(s):  
MICHAEL O. AGYEMAN ◽  
ALI AHMADINIA ◽  
ALIREZA SHAHRABI

Three-dimensional Network-on-Chip (3D NoC) architectures have gained a lot of popularity to solve the on-chip communication delays of next generation System-on-Chip (SoC) systems. However, the vertical interconnects of 3D NoC are expensive and complex to manufacture. Also, 3D router architecture consumes more power and occupies more area per chip floorplan compared to a 2D router. Hence, more efficient architectures should be designed. In this paper, we propose area efficient and low power 3D heterogeneous NoC architectures, which combines both the power and performance benefits of 2D routers and 3D NoC-bus hybrid router architectures in 3D NoC architectures. Experimental results show a negligible penalty (less than 5%) in average packet latency of the proposed heterogeneous 3D NoC architectures compared to typical homogeneous 3D NoCs, while the heterogeneity provides power and area efficiency of up to 61% and 19.7%, respectively.


2015 ◽  
Vol 56 ◽  
pp. 421-426
Author(s):  
Jawwad Latif ◽  
Hassan Nazeer Chaudhry ◽  
Sadia Azam ◽  
Naveed Khan baloch

Sign in / Sign up

Export Citation Format

Share Document