scholarly journals High Level Synthesis for Retiming Stochastic VLSI Signal Processing Architectures

2018 ◽  
Vol 143 ◽  
pp. 10-19 ◽  
Author(s):  
Krishnapriya P N ◽  
B. Bala Tripura Sundari
2018 ◽  
Vol 10 (4) ◽  
pp. 119-122 ◽  
Author(s):  
Hiroki Hihara ◽  
Akira Iwasaki ◽  
Masanori Hashimoto ◽  
Hiroyuki Ochi ◽  
Yukio Mitsuyama ◽  
...  

2012 ◽  
Vol 2012 ◽  
pp. 1-14 ◽  
Author(s):  
Daniel Menard ◽  
Nicolas Herve ◽  
Olivier Sentieys ◽  
Hai-Nam Nguyen

Implementing signal processing applications in embedded systems generally requires the use of fixed-point arithmetic. The main problem slowing down the hardware implementation flow is the lack of high-level development tools to target these architectures from algorithmic specification language using floating-point data types. In this paper, a new method to automatically implement a floating-point algorithm into an FPGA or an ASIC using fixed-point arithmetic is proposed. An iterative process on high-level synthesis and data word-length optimization is used to improve both of these dependent processes. Indeed, high-level synthesis requires operator word-length knowledge to correctly execute its allocation, scheduling, and resource binding steps. Moreover, the word-length optimization requires resource binding and scheduling information to correctly group operations. To dramatically reduce the optimization time compared to fixed-point simulation-based methods, the accuracy evaluation is done through an analytical method. Different experiments on signal processing algorithms are presented to show the efficiency of the proposed method. Compared to classical methods, the average architecture area reduction is between 10% and 28%.


Author(s):  
Jan Vanhoof ◽  
Karl Rompaey ◽  
Ivo Bolsens ◽  
Gert Goossens ◽  
Hugo Man

Sign in / Sign up

Export Citation Format

Share Document