QuaRTOS-DSE: A Tool for Design Space Exploration of Embedded Real-Time System

Author(s):  
Briag Le Nabec ◽  
Belgacem Ben Hedia ◽  
Jean-Philippe Babau
Micromachines ◽  
2021 ◽  
Vol 12 (10) ◽  
pp. 1196
Author(s):  
Samuel da Silva Oliveira ◽  
Bruno Motta de Carvalho ◽  
Márcio Eduardo Kreutz

Network-on-Chip is a good approach to working on intra-chip communication. Networks with irregular topologies may be better suited for specific applications because of their architectural nature. A good design space exploration can help the design of the network to obtain more optimized topologies. This paper proposes a way of optimizing networks with irregular topologies through the use of a genetic algorithm. The network proposed here has heterogeneous routers that aim to optimize the network and support applications with real-time tasks. The goal is to find networks that are optimized for average latency and percentage of real-time packets delivered within the deadline. The results show that we have been able to find networks that can deliver all the real-time packets, obtain acceptable latency values, and shrink the chip area.


IEEE Micro ◽  
2004 ◽  
Vol 24 (4) ◽  
pp. 54-66 ◽  
Author(s):  
Sridhar Rajagopal ◽  
J.R. Cavallaro ◽  
S. Rixner

Sign in / Sign up

Export Citation Format

Share Document