High-Performance VLSI Architecture of DLMS Adaptive Filter for Fast-Convergence and Low-MSE

Author(s):  
Mohd Tasleem Khan ◽  
Rafi Ahamed Shaik
Author(s):  
Kyo TAKAHASHI ◽  
Shingo SATO ◽  
Tadamichi KUDO ◽  
Yoshitaka TSUNEKAWA

Author(s):  
Mr.M.V. Sathish ◽  
Mrs. Sailaja

A new architecture of multiplier-andaccumulator (MAC) for high-speed arithmetic. By combining multiplication with accumulation and devising a hybrid type of carry save adder (CSA), the performance was improved. Since the accumulator that has the largest delay in MAC was merged into CSA, the overall performance was elevated. The proposing method CSA tree uses 1’s-complement-based radix-2 modified Booth’s algorithm (MBA) and has the modified array for the sign extension in order to increase the bit density of the operands. The proposed MAC showed the superior properties to the standard design in many ways and performance twice as much as the previous research in the similar clock frequency. We expect that the proposed MAC can be adapted to various fields requiring high performance such as the signal processing areas.


2018 ◽  
Vol 47 (9) ◽  
pp. 926001 ◽  
Author(s):  
王刚毅 Wang Gangyi ◽  
金炎胜 Jin Yansheng ◽  
任广辉 Ren Guanghui ◽  
刘 通 Liu Tong

Sign in / Sign up

Export Citation Format

Share Document