Image sensor with parallel signal processing for motion detection

Author(s):  
Volodymyr N. Borovytsky ◽  
Vitalii Antonenko
2004 ◽  
Author(s):  
Tomoyasu Tate ◽  
Shigetoshi Sugawa ◽  
Koji Chiba ◽  
Koji Kotani ◽  
Tadahiro Ohmi

2005 ◽  
Vol 44 (4B) ◽  
pp. 2093-2098 ◽  
Author(s):  
Tomoyasu Tate ◽  
Shigetoshi Sugawa ◽  
Koji Chiba ◽  
Koji Kotani ◽  
Tadahiro Ohmi

2012 ◽  
pp. 278-296
Author(s):  
Dake Liu ◽  
Joar Sohl ◽  
Jian Wang

A novel master-multi-SIMD architecture and its kernel (template) based parallel programming flow is introduced as a parallel signal processing platform. The name of the platform is ePUMA (embedded Parallel DSP processor architecture with Unique Memory Access). The essential technology is to separate data accessing kernels from arithmetic computing kernels so that the run-time cost of data access can be minimized by running it in parallel with algorithm computing. The SIMD memory subsystem architecture based on the proposed flow dramatically improves the total computing performance. The hardware system and programming flow introduced in this article will primarily aim at low-power high-performance embedded parallel computing with low silicon cost for communications and similar real-time signal processing.


Sign in / Sign up

Export Citation Format

Share Document