The design of Viterbi decoder for low power consumption space time trellis code without adder architecture using RTL model

2016 ◽  
Vol 13 (6) ◽  
pp. 540-546 ◽  
Author(s):  
Mohd Azlan Abu ◽  
Harlisya Harun ◽  
Mohammad Yazdi Harmin ◽  
Noor Izzri Abdul Wahab ◽  
Muhd Khairulzaman Abdul Kadir

Purpose This paper aims to describe the real-time design and implementation of a Space Time Trellis Code decoder using Altera Complex Programmable Logic Devices (CPLD). Design/methodology/approach The code uses a generator matrix designed for four-state space time trellis code (STTC) that uses quadrature phase shift keying (QPSK) modulation scheme. The decoding process has been carried out using maximum likelihood sequences estimation through the Viterbi algorithm. Findings The results showed that the STTC decoder can successfully decipher the encoded symbols from the STTC encoder and can fully recover the original data. The data rate of the decoder is 50 Mbps. Originality/value It has been shown that 96 per cent improvement of the total logic elements in Max V CPLD is used compared to the previous literature review.

2006 ◽  
Author(s):  
Kyungmin Kim ◽  
Hamid R. Sadjadpour ◽  
Rick S. Blum ◽  
Yong H. Lee

Sign in / Sign up

Export Citation Format

Share Document