scholarly journals Fixed Point Implementation of Grid Tied Inverter in Digital Signal Processing Controller

IEEE Access ◽  
2020 ◽  
Vol 8 ◽  
pp. 89215-89227 ◽  
Author(s):  
Shuvangkar Shuvo ◽  
Eklas Hossain ◽  
Ziaur Rahman Khan
2016 ◽  
Vol 26 (04) ◽  
pp. 1750053
Author(s):  
Burhan Khurshid ◽  
Roohie Naaz

Binary and ternary adders are frequently used to speed-up many digital signal processing (DSP) operations like multiplication, compression, filtering, convolution, etc. FPGA realization of these circuits uses a combination of look-up tables (LUTs) and carry-chains. Alternatively, inbuilt operators and parameterizable IP cores provide an efficient means of implementing these circuits. However, the realization is not optimal in the sense that the full potential of the underlying resources is not utilized. In this paper, we use technology-dependent approaches to restructure the Boolean networks corresponding to these circuits. The restructured networks are then mapped optimally onto the FPGA fabric using minimum possible resources. Our analysis shows a subsequent speed-up in the performance of these circuits when compared to different conventional and existing approaches.


2019 ◽  
pp. 289-326
Author(s):  
Daniel Ménard ◽  
Gabriel Caffarena ◽  
Juan Antonio Lopez ◽  
David Novo ◽  
Olivier Sentieys

Sign in / Sign up

Export Citation Format

Share Document