A 691 Mbps 1.392mm2 configurable radix-16 turbo decoder ASIC for 3GPP-LTE and WiMAX systems in 65nm CMOS

Author(s):  
Xubin Chen ◽  
Yun Chen ◽  
Yi Li ◽  
Yuebin Huang ◽  
Xiaoyang Zeng
Keyword(s):  
Author(s):  
Jing-Shiun Lin ◽  
Ming-Der Shieh ◽  
Chung-Yen Liu ◽  
Der-Wei Yang
Keyword(s):  
3Gpp Lte ◽  

Author(s):  
SANTOSH GOORU ◽  
DR. S. RAJARAM

Recent wireless communication standards such as 3GPP-LTE, WiMax, DVB-SH and HSPA incorporates turbo code for its excellent performance. This work provides an overview of the novel class of channel codes referred to as turbo codes, which have been shown to be capable of performing close to the Shannon Limit. It starts with a brief discussion on turbo encoding, and then move on to describing the form of the iterative decoder most commonly used to decode turbo codes. Here, Turbo decoder uses original MAP algorithm instead of using the approximated Max log-MAP algorithm thereby it reduces the number iterations to decode the transmitted information bits. This paper presents the FPGA (Field Programmable Gate Array) implementation simulation results for Turbo encoder and decoder structure for 3GPP-LTE standard.


Author(s):  
Christoph Studer ◽  
Christian Benkeser ◽  
Sandro Belfanti ◽  
Quiting Huang
Keyword(s):  

2013 ◽  
Vol E96.B (5) ◽  
pp. 1211-1214
Author(s):  
Yun CHEN ◽  
Xubin CHEN ◽  
Zhiyuan GUO ◽  
Xiaoyang ZENG ◽  
Defeng HUANG
Keyword(s):  
3Gpp Lte ◽  

Sign in / Sign up

Export Citation Format

Share Document