Concurrent round-robin dispatching scheme in a clos-network switch

Author(s):  
E. Oki ◽  
Zhigang Jing ◽  
R. Rojas-Cessa ◽  
H.J. Chao
2022 ◽  
Vol 15 (1) ◽  
pp. 1-31
Author(s):  
Philippos Papaphilippou ◽  
Jiuxi Meng ◽  
Nadeen Gebara ◽  
Wayne Luk

We present Hipernetch, a novel FPGA-based design for performing high-bandwidth network switching. FPGAs have recently become more popular in data centers due to their promising capabilities for a wide range of applications. With the recent surge in transceiver bandwidth, they could further benefit the implementation and refinement of network switches used in data centers. Hipernetch replaces the crossbar with a “combined parallel round-robin arbiter”. Unlike a crossbar, the combined parallel round-robin arbiter is easy to pipeline, and does not require centralised iterative scheduling algorithms that try to fit too many steps in a single or a few FPGA cycles. The result is a network switch implementation on FPGAs operating at a high frequency and with a low port-to-port latency. Our proposed Hipernetch architecture additionally provides a competitive switching performance approaching output-queued crossbar switches. Our implemented Hipernetch designs exhibit a throughput that exceeds 100 Gbps per port for switches of up to 16 ports, reaching an aggregate throughput of around 1.7 Tbps.


2019 ◽  
Vol 27 (2) ◽  
pp. 467-476 ◽  
Author(s):  
Oladele Theophilus Sule ◽  
Roberto Rojas-Cessa ◽  
Ziqian Dong ◽  
Chuan-Bi Lin

Sign in / Sign up

Export Citation Format

Share Document