scholarly journals Understanding the Impact of Memory Access Patterns in Intel Processors

Author(s):  
Mohammad Alaul Haque Monil ◽  
Seyong Lee ◽  
Jeffrey S. Vetter ◽  
Allen D. Malony
Electronics ◽  
2021 ◽  
Vol 10 (12) ◽  
pp. 1454
Author(s):  
Yoshihiro Sugiura ◽  
Toru Tanzawa

This paper describes how one can reduce the memory access time with pre-emphasis (PE) pulses even in non-volatile random-access memory. Optimum PE pulse widths and resultant minimum word-line (WL) delay times are investigated as a function of column address. The impact of the process variation in the time constant of WL, the cell current, and the resistance of deciding path on optimum PE pulses are discussed. Optimum PE pulse widths and resultant minimum WL delay times are modeled with fitting curves as a function of column address of the accessed memory cell, which provides designers with the ability to set the optimum timing for WL and BL (bit-line) operations, reducing average memory access time.


2018 ◽  
Vol 78 ◽  
pp. 1-14 ◽  
Author(s):  
Harald Servat ◽  
Jesús Labarta ◽  
Hans-Christian Hoppe ◽  
Judit Giménez ◽  
Antonio J. Peña

2019 ◽  
Vol 16 (3) ◽  
pp. 1-24
Author(s):  
Bingchao Li ◽  
Jizeng Wei ◽  
Jizhou Sun ◽  
Murali Annavaram ◽  
Nam Sung Kim

2020 ◽  
Vol 16 (4) ◽  
pp. 1-27 ◽  
Author(s):  
Leeor Peled ◽  
Uri Weiser ◽  
Yoav Etsion

2014 ◽  
Vol 80 ◽  
pp. 440-456
Author(s):  
Alain Ketterlin ◽  
Philippe Clauss

Author(s):  
Matthew Livesey ◽  
James F. Stack ◽  
Fumie Costen ◽  
Takeshi Nanri ◽  
Norimasa Nakashima ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document