scholarly journals Efficient design of chaos based 4 bit true random number generator on FPGA

2018 ◽  
Vol 7 (3) ◽  
pp. 1783
Author(s):  
Ramji Gupta ◽  
Alpana Pandey ◽  
R. K.Baghel

True random number generator is a basic building block of any modern secure communication and cryptography system. FPGA implementation of any system has a flexible architecture and low-cost test cycle. In this paper, we present an FPGA implementation of a high speed true random number generator based on chaos oscillator which gives optimize ratio of bit rate to area. The proposed generator is faster and more compact than the existing chaotic oscillator based TRNGs. The Experimental result shows that the proposed TRNG gives 1439 Mbps with optimizing the use of LUTs and registers. It is verified that the generator passes all the NIST SP 800-22 tests. The proposed TRNG is implemented in two FPGA families Nexus 4 (Artix 7) DDR XC7A100TCSG-1 and Basys 3 XC7A35T1CPG236C (Artix 7) using Xilinx Vivado v.2017.3 design suite. 


2021 ◽  
Vol 92 (2) ◽  
pp. 024706
Author(s):  
Zhenguo Lu ◽  
Shenshen Yang ◽  
Jianqiang Liu ◽  
Xuyang Wang ◽  
Yongmin Li


2021 ◽  
pp. 2100062
Author(s):  
Kyung Seok Woo ◽  
Jaehyun Kim ◽  
Janguk Han ◽  
Jin Myung Choi ◽  
Woohyun Kim ◽  
...  


Author(s):  
James Brown ◽  
Rui Gao ◽  
Zhigang Ji ◽  
Jiezhi Chen ◽  
Jixuan Wu ◽  
...  




2009 ◽  
Vol 40 (11) ◽  
pp. 1650-1656 ◽  
Author(s):  
J.-L. Danger ◽  
S. Guilley ◽  
P. Hoogvorst


IEEE Access ◽  
2018 ◽  
Vol 6 ◽  
pp. 12838-12847 ◽  
Author(s):  
Kyungroul Lee ◽  
Sun-Young Lee ◽  
Changho Seo ◽  
Kangbin Yim


2016 ◽  
Vol 52 (1) ◽  
pp. 1-9 ◽  
Author(s):  
Mahmood Barangi ◽  
Joseph S. Chang ◽  
Pinaki Mazumder




Sign in / Sign up

Export Citation Format

Share Document