scholarly journals A 2.5-GS/s Four-Way-Interleaved Ringamp-Based Pipelined-SAR ADC with Digital Background Calibration in 28-nm CMOS

Electronics ◽  
2021 ◽  
Vol 10 (24) ◽  
pp. 3173
Author(s):  
Jingchao Lan ◽  
Danfeng Zhai ◽  
Yongzhen Chen ◽  
Zhekan Ni ◽  
Xingchen Shen ◽  
...  

A 2.5-GS/s 12-bit four-way time-interleaved pipelined-SAR ADC is presented in 28-nm CMOS. A bias-enhanced ring amplifier is utilized as the residue amplifier to achieve high bandwidth and excellent power efficiency compared with a traditional operational amplifier. A high linearity front-end is proposed to alleviate the non-linearity of the diode for ESD protection in the input PAD. The embedded input buffer can suppress the kickback noise at high input frequencies. A blind background calibration based on digital-mixing is used to correct the mismatches between channels. Additionally, an optional neural network calibration is also provided. The prototype ADC achieves a low-frequency SNDR/SFDR of 51.0/68.0 dB, translating a competitive FoMw of 0.48 pJ/conv.-step at 250 MHz input running at 2.5 GS/s.

Author(s):  
Yuefeng Cao ◽  
Shumin Zhang ◽  
Tianli Zhang ◽  
Yongzhen Chen ◽  
Yutong Zhao ◽  
...  
Keyword(s):  
Sar Adc ◽  

2020 ◽  
Vol 48 (3) ◽  
pp. 321-334 ◽  
Author(s):  
Muhammed Yasin Adıyaman ◽  
Tufan Coşkun Karalar

Integration ◽  
2017 ◽  
Vol 57 ◽  
pp. 45-51 ◽  
Author(s):  
Hongmei Chen ◽  
Yunsheng Pan ◽  
Yongsheng Yin ◽  
Fujiang Lin

2014 ◽  
Vol 11 (12) ◽  
pp. 20140325-20140325
Author(s):  
Ling Du ◽  
Ning Ning ◽  
Shuangyi Wu ◽  
Qi Yu ◽  
Yang Liu

Sign in / Sign up

Export Citation Format

Share Document