background calibration
Recently Published Documents


TOTAL DOCUMENTS

327
(FIVE YEARS 68)

H-INDEX

28
(FIVE YEARS 2)

Author(s):  
Jorge Lagos ◽  
Nereo Markulic ◽  
Benjamin Hershberg ◽  
Davide Dermit ◽  
Mithlesh Shrivas ◽  
...  

Electronics ◽  
2021 ◽  
Vol 10 (24) ◽  
pp. 3173
Author(s):  
Jingchao Lan ◽  
Danfeng Zhai ◽  
Yongzhen Chen ◽  
Zhekan Ni ◽  
Xingchen Shen ◽  
...  

A 2.5-GS/s 12-bit four-way time-interleaved pipelined-SAR ADC is presented in 28-nm CMOS. A bias-enhanced ring amplifier is utilized as the residue amplifier to achieve high bandwidth and excellent power efficiency compared with a traditional operational amplifier. A high linearity front-end is proposed to alleviate the non-linearity of the diode for ESD protection in the input PAD. The embedded input buffer can suppress the kickback noise at high input frequencies. A blind background calibration based on digital-mixing is used to correct the mismatches between channels. Additionally, an optional neural network calibration is also provided. The prototype ADC achieves a low-frequency SNDR/SFDR of 51.0/68.0 dB, translating a competitive FoMw of 0.48 pJ/conv.-step at 250 MHz input running at 2.5 GS/s.


2021 ◽  
pp. 105120
Author(s):  
Zheng Qiu ◽  
Yudong Ouyang ◽  
Lijie Yang ◽  
Liqi Sun

Sign in / Sign up

Export Citation Format

Share Document