gate resistance
Recently Published Documents


TOTAL DOCUMENTS

126
(FIVE YEARS 20)

H-INDEX

15
(FIVE YEARS 1)

2021 ◽  
Author(s):  
Mario Cacciato ◽  
Francesco Giorgio ◽  
Domenico Nardo ◽  
Santi Agatino Rizzo ◽  
Nunzio Salerno ◽  
...  
Keyword(s):  

2020 ◽  
Vol 114 ◽  
pp. 113879
Author(s):  
C. Kawahara ◽  
J. Brandelero ◽  
P. Pichon ◽  
S. Mollov

2020 ◽  
Vol 105 (3) ◽  
pp. 347-357
Author(s):  
Rana Azhar Shaheen ◽  
Timo Rahkonen ◽  
Aarno Pärssinen

Abstract Increased parasitic components in silicon-based nanometer (nm) scale active devices have various performance trade-offs between optimizing the key parameters, for example, maximum frequency of oscillation ($$f_{max}$$ f max , gate resistance and capacitance, etc. A common-source cascode device is commonly used in amplifier designs at RF/millimeter-wave (mmWave) frequencies. In addition to intrinsic parasitic components, extrinsic components due to wiring and layout effects, are also critical for performance and accurate modelling of the devices. In this work, a comparison of two different layout techniques for cascode devices is presented to optimize the extrinsic parasitic elements, such as gate resistance. A multi-gate or multi-port layout technique is proposed for optimizing the gate resistance ($$r_g$$ r g ). Extracted values from measurement results show reduction of 10% in $$r_{g}$$ r g of multi-gate layout technique compared to a conventional gate-above-device layout for cascode devices. However, conventional layout exhibits smaller gate-to-source and gate-to-drain capacitances which leads to better performance in terms of speed, i.e. $$f_{max}$$ f max . An LNA is designed at 40 GHz frequency using proposed multi-gate cascode device. LNA achieves a measured peak gain of 10.2 dB and noise figure of 4.2 dB at 40 GHz. All the structures are designed and fabricated using 45 nm CMOS silicon on insulator (SOI) technology.


Sign in / Sign up

Export Citation Format

Share Document