Optimised decoding of odd‐weight single error correction double error detection codes with 64 bits

2013 ◽  
Vol 49 (25) ◽  
pp. 1617-1618
Author(s):  
P. Reviriego ◽  
S. Pontarelli ◽  
J.A. Maestro
1993 ◽  
Vol 29 (6) ◽  
pp. 524 ◽  
Author(s):  
A. Popplewell ◽  
J.J. O'Reilly

Author(s):  
AJILESH RK ◽  
ANAND K ◽  
NANDAKUMAR. R ◽  
SREEJEESH.S. G

This paper addresses the design & implementation of configurable Intellectual Property (IP) core for double error detection and single error Correction. The encoding /decoding algorithms considered in this can be implemented with a simple and faster hardware. The block can be used for coding and decoding word having any length and correct single bit error occurred and detect double bit error, during transmission. The user can define the word length and the hamming bits required.


Sign in / Sign up

Export Citation Format

Share Document