FPGA Resource Optimization Method for Hardware in the Loop Real-time Simulation of Power Converters

Author(s):  
Jiaqi Yuan ◽  
Xizheng Guo ◽  
Chenchen Wang ◽  
Xiaojie You
Energies ◽  
2018 ◽  
Vol 11 (11) ◽  
pp. 3237 ◽  
Author(s):  
Xizheng Guo ◽  
Jiaqi Yuan ◽  
Yiguo Tang ◽  
Xiaojie You

Due to the complicated circuit topology and high switching frequency, field-programmable gate arrays (FPGA) can stand up to the challenges for the hardware in the loop (HIL) real-time simulation of power electronics converters. The Associated Discrete Circuit (ADC) modeling method, which has a fixed admittance matrix, greatly reduces the computation cost for FPGA. However, the oscillations introduced by the switch-equivalent model reduces the simulation accuracy. In this paper, firstly, a novel algorithm is proposed to determine the optimal discrete-time switch admittance parameter, Gs, which is obtained by minimizing the switching loss. Secondly, the FPGA resource optimization method, in which the simulation time step, bit-length, and model precision are taken into consideration, is presented when the power electronics converter is implemented in FPGA. Finally, the above method is validated on the topology of a three-phase inverter with LC filters. The HIL simulation and practicality experiments verify the effect of FPGA resource optimization and the validity of the ADC modeling method, respectively.


2019 ◽  
Vol 172 ◽  
pp. 201-212 ◽  
Author(s):  
Dalmo C. Silva Júnior ◽  
Janaína G. Oliveira ◽  
Pedro M. de Almeida ◽  
Cecilia Boström

Sign in / Sign up

Export Citation Format

Share Document