A Low-Voltage CMOS LNA Design Utilizing the Technique of Capacitive Feedback Matching Network

Author(s):  
Chung-Yu Wu ◽  
Fadi Riad Shahroury
Author(s):  
Sajad Nejadhasan ◽  
Fatemeh Zaheri ◽  
Ebrahim Abiri ◽  
Mohammad Reza Salehi

2010 ◽  
Vol 31 (9) ◽  
pp. 1063-1074
Author(s):  
Hui-I Wu ◽  
Qi-Yuan Horng ◽  
Robert Hu ◽  
Christina F. Jou
Keyword(s):  
Cmos Lna ◽  

Author(s):  
Anjana Jyothi Banu ◽  
G. Kavya ◽  
D. Jahnavi

A 26[Formula: see text]GHz low-noise amplifier (LNA) designed for 5G applications using 0.18[Formula: see text][Formula: see text]m CMOS technology is proposed in this paper. The circuit includes a common-source in the first stage to suppress the noise in the amplifier. The successive stage has a Cascode topology along with an inductive feedback to improve the power gain. The input matching network is designed to achieve the input reflection coefficient less than [Formula: see text]7dB at the intended frequency. The matching network at the output is designed using inductor–capacitor (LC) components connected in parallel to attain the output reflection coefficient of [Formula: see text]10[Formula: see text]dB. Due to the inductor added in feedback at the second stage. The [Formula: see text] obtained is 18.208[Formula: see text]dB at 26[Formula: see text]GHz with a noise figure (NF) of 2.8[Formula: see text]dB. The power supply given to the LNA is 1.8[Formula: see text]V. The simulation and layout of the presented circuit are performed using Cadence Virtuoso software.


2013 ◽  
Vol 10 (21) ◽  
pp. 20130557-20130557 ◽  
Author(s):  
Ehsan Kargaran ◽  
Negar Zoka ◽  
Abbas Z. Kouzani ◽  
Khalil Mafinezhad ◽  
Hooman Nabovati

Author(s):  
Ehsan Kargaran ◽  
Ghazal Nabovati ◽  
Mohammad Reza Baghbanmanesh ◽  
Khalil Mafinezhad ◽  
Hooman Nabovati
Keyword(s):  

Integration ◽  
2018 ◽  
Vol 60 ◽  
pp. 257-262 ◽  
Author(s):  
Habib Rastegar ◽  
Saeid Zare ◽  
Jee-Youl Ryu

Sign in / Sign up

Export Citation Format

Share Document