Design and Optimization of Multi-bit Front-end Stage and Scaled Back-end Stages of Pipelined ADCs

Author(s):  
P.J. Quinn ◽  
A.H.M. van Roermund
Author(s):  
David Camarero ◽  
Manal Lagziri ◽  
Kay Suenaga ◽  
Rodrigo Picos ◽  
Eugeni Garcia-Moreno

An off-line reconfiguration method is proposed for pipelined ADCs to improve their fabrication yield. Some nonlinearities generated by op amps in pipelined ADC stages depend on their bandwidth, while their equivalent input-referred errors depend on the stage position. From these premises, the method is conceived as a two steps process. During the first step, an alternate-test based technique determines the best stage, from the bandwidth point of view, as the front-end stage. In the second step, analog residue path interconnections and a stage scaling are configured according to the results from the first step. This method has been verified for a 10-bits ADC, designed in a 65 nm CMOS technology, by means of Monte Carlo simulations, with promising results.


2016 ◽  
Vol 24 (7) ◽  
pp. 1640-1646 ◽  
Author(s):  
李勇军 LI Yong-jun ◽  
张 敏 ZHANG Min ◽  
薛 松 XUE Song ◽  
贾丹丹 JIA Dan-dan ◽  
金利民 JIN Li-min

2021 ◽  
Author(s):  
Siyu Tong ◽  
Gui He ◽  
Gengzhe Zheng ◽  
Yu Chen ◽  
Yong Kang

Sign in / Sign up

Export Citation Format

Share Document