Energy recovery design for low-power ASICs

Author(s):  
C.H. Ziesler ◽  
Joohee Kim ◽  
M.C. Papaefthymiou ◽  
Suhwan Kim
Author(s):  
Supreeth M.S. ◽  
D. Jennifer Judy ◽  
Kore Sagar ◽  
V.S. Kanchana Bhaaskaran
Keyword(s):  

2019 ◽  
Vol 8 (2) ◽  
pp. 1896-1901

This work depends on another methodology for limiting vitality utilization in semi static vitality recuperation rationale of Modified Quasi Static Energy Recovery Logic (MQSERL) circuit which includes enhancement by expelling the non-adiabatic misfortunes totally. Vitality recouping hardware dependent on adiabatic standards is a promising system driving towards low power superior circuit plan. The productivity of such circuits might be expanded by lessening the adiabatic and non-adiabatic misfortunes drawn by them amid the charging and recuperation tasks. In this paper, execution of the proposed rationale style is broke down and contrasted and CMOS in their agent inverters, entryways, flip- flop and snake circuits. Every one of the circuit was reproduced by test system of TANNER TOOL in 0.18μm innovation. In our proposed inverter the vitality proficiency has been enhanced to practically 30% and 20% up to 20MHz and 20fF outside load capacitance in contrast with CMOS and MQSERL circuits individually. Our proposed circuit gives vitality proficient execution up to 100 MHz and in this way it has ended up being utilized in superior VLSI hardware.


Sign in / Sign up

Export Citation Format

Share Document