Execution Array Memory Array Processor (XarMa)

Author(s):  
Gerald G. Pechanek
Keyword(s):  
2007 ◽  
Vol 56 (5) ◽  
pp. 622-634 ◽  
Author(s):  
Shorin Kyo ◽  
Shin'ichiro Okazaki ◽  
Tamio Arai

1992 ◽  
Vol 02 (03) ◽  
pp. 227-245 ◽  
Author(s):  
YOSHIHIRO FUJITA ◽  
NOBUYUKI YAMASHITA ◽  
SHIN-ICHIRO OKAZAKI

This paper presents architectural features and performances for an Integrated Memory Array Processor (IMAP) LSI, which integrates a large capacity memory and a one-dimensional SIMD processor array on a single chip. The IMAP has a conventional memory interface, almost the same as a dual port video RAM with operational input extension. SIMD processing is carried out on the IMAP chip, using an internal processor array, while other higher level processing is concurrently accomplished with external processors through the random access memory port. In addition to the basic IMAP architecture, this paper describes orthogonal IMAP, which has an extended IMAP architecture. The basic IMAP uses a conventional memory cell, while the orthogonal IMAP uses an orthogonal memory for holding images.


1996 ◽  
Vol 27 (3) ◽  
pp. 26-36
Author(s):  
Yoshihiro Fujita ◽  
Nobuyuki Yamashita ◽  
Tohru Kimura ◽  
Kazuyuki Nakamura ◽  
Shin'Ichi Okazaki
Keyword(s):  

1994 ◽  
Vol 7 (4) ◽  
pp. 220-228 ◽  
Author(s):  
Yoshihiro Fujita ◽  
Nobuyuki Yamashita ◽  
Shin'ichiro Okazaki

1995 ◽  
Vol 13 (3) ◽  
pp. 339-342
Author(s):  
Yoshihiro Fujita ◽  
Nobuyuki Yamashita ◽  
Shin'ichiro Okazaki

Sign in / Sign up

Export Citation Format

Share Document