register renaming
Recently Published Documents


TOTAL DOCUMENTS

46
(FIVE YEARS 10)

H-INDEX

8
(FIVE YEARS 1)

2021 ◽  
Author(s):  
Saleh Abdel-Hafeez ◽  
Sanabel Otoom ◽  
Muhannad Quwaider

Memory Alias Table exploits a major role in Register Renaming Unit (RRU) for maintaining the translation between logical registers to physical registers for the given instruction(s). This work presents the design of the memory Alias Table based on the 8TCell with multiport write, read, and content-addressable operation for 2-WAY three operands machine cycle. Results show that four read ports operate simultaneously within a half-cycle, while two-write ports operate simultaneously within the other half-cycle. The operation of content-addressable with two parallel ports is managed during the half-cycle of the read phase; thus, the three operations occur within a single cycle without latency. HSPICE simulations conduct 32-rows x 6-bit with 21T-Cell memory Alias Table that has 4- read ports, 2-write ports, and 2-content-addressable ports using a standard 65 nm/1V CMOS process. Simulations reveal that the proposed design operates within a one-cycle of 1 GHz consuming an average power of 0.87 mW


Author(s):  
Satoshi Mitsuno ◽  
Junichiro Kadomoto ◽  
Toru Koizumi ◽  
Ryota Shioya ◽  
Hidetsugu Irie ◽  
...  

2020 ◽  
Vol 28 (8) ◽  
pp. 1807-1820
Author(s):  
Siva Nishok Dhanuskodi ◽  
Samuel Allen ◽  
Daniel E. Holcomb
Keyword(s):  

2019 ◽  
Vol 68 (12) ◽  
pp. 1802-1816 ◽  
Author(s):  
Ipoom Jeong ◽  
Changmin Lee ◽  
Keunsoo Kim ◽  
Won Woo Ro

Author(s):  
Ron Gabor ◽  
Yiannakis Sazeides ◽  
Arkady Bramnik ◽  
Alexandros Andreou ◽  
Chrysostomos Nicopoulos ◽  
...  
Keyword(s):  

Sign in / Sign up

Export Citation Format

Share Document