compiler analysis
Recently Published Documents


TOTAL DOCUMENTS

26
(FIVE YEARS 1)

H-INDEX

7
(FIVE YEARS 0)

Author(s):  
Md Abdullah Shahneous Bari ◽  
Debasmita Basu ◽  
Wenbin Lu ◽  
Tony Curtis ◽  
Barbara Chapman
Keyword(s):  

Author(s):  
Tobias J. K. Edler von Koch ◽  
Stanislav Manilov ◽  
Christos Vasiladiotis ◽  
Murray Cole ◽  
Björn Franke

2014 ◽  
Vol 543-547 ◽  
pp. 1981-1986
Author(s):  
Peng Wei Lv ◽  
Jian Qing Xiao ◽  
Sen Mao Shi

Superscalar processors contain complex control logic in order to extract sufficient instruction level parallelism (ILP). The issue logic is one of the main sources of power dissipation in current superscalar processors. It has been estimated that up to 30% of the energy consumed by a processor is in the issue logic. This paper presents a novel compiler assisted approach to power reduction where we use compiler analysis to pass information to the processor about the number of entries needed, allowing the processor to resize the issue queue dynamically which limit the number of instruction dispatched and resident in the queue reduces the energy consumption without adversely affecting performance. Compared with hardware scheme, our approach is simpler faster and saves more energy. Using the approach we achieve 43.3% dynamic and 28.5% static power savings.


Sign in / Sign up

Export Citation Format

Share Document