superscalar processors
Recently Published Documents


TOTAL DOCUMENTS

170
(FIVE YEARS 9)

H-INDEX

22
(FIVE YEARS 1)

2021 ◽  
Vol 3 (4) ◽  
pp. 208-218
Author(s):  
K. Muralidharan ◽  
S. Uma Maheswari

In the modern world, high performance embedded applications in the field of multimedia, networking, and imaging are increasing day by day. These applications require high performance and more complex out-of-order superscalar processor. These complex dynamic instructions scheduling superscalar processors need higher levels of on-chip integration designs which are often associated with power dissipation. These out-of-order superscalar processors achieve higher performance compared to other processors by simultaneous fetching, decoding and execution for multiple instructions in out-of-order that are used in the next generation network processors. The main data path resources of the processor use CAM+RAM structure which is the major power consuming unit in the overall out-of-order processor design. The proposed new design of CAM+RAM with power-gating technique reduces the overall average power consumption compared to the conventional design without any significant impact on their performance.


2021 ◽  
Author(s):  
Francisco Carlos Silva Junior ◽  
Ivan Saraiva Silva ◽  
Ricardo Pezzuol Jacobi

Author(s):  
Ying Zhang ◽  
Krishnendu Chakrabarty ◽  
Zebo Peng ◽  
Ahmed Rezine ◽  
Huawei Li ◽  
...  

Author(s):  
Douglas Maciel Cardoso ◽  
Rafael Billig Tonetto ◽  
Marcelo Brandalero ◽  
Luciano Agostini ◽  
Gabriel L. Nazar ◽  
...  

2019 ◽  
Vol 100-101 ◽  
pp. 113406 ◽  
Author(s):  
D.M. Cardoso ◽  
R. Tonetto ◽  
M. Brandalero ◽  
G. Nazar ◽  
A.C. Beck ◽  
...  

IEEE Access ◽  
2019 ◽  
Vol 7 ◽  
pp. 145324-145339 ◽  
Author(s):  
Bharath Srinivas Prabakaran ◽  
Mihika Dave ◽  
Florian Kriebel ◽  
Semeen Rehman ◽  
Muhammad Shafique

Sign in / Sign up

Export Citation Format

Share Document