timed circuits
Recently Published Documents


TOTAL DOCUMENTS

109
(FIVE YEARS 10)

H-INDEX

14
(FIVE YEARS 1)

2021 ◽  
Author(s):  
Alexander Kushnerov ◽  
Moti Medina ◽  
Alexandre Yakovlev
Keyword(s):  

2021 ◽  
Vol 1 (1) ◽  
pp. 36-45
Author(s):  
S. F. Tyurin ◽  
A. Yu. Skornyakova ◽  
Y. A. Stepchenkov ◽  
Y. G. Diachenko

Context. Self-Timed Circuits, proposed by D. Muller on the rise of the digital era, continues to excite researchers’ minds. These circuits started with the task of improving performance by taking into account real delays. Then Self-Timed Circuits have moved into the field of green computing. At last, they are currently positioned mainly in the field of fault tolerance. There is much redundancy in Self-Timed Circuits. It is believed that Self-Timed Circuits approaches will be in demand in the nano-circuitry when a synchronous approach becomes impossible. Strictly Self-Timed Circuits check transition process completion for each gate’s output. For this, they use so-called D. Muller elements (C-elements, hysteresis flip-flops, G-flip-flops). Usually, Self-Timed Circuits are designed on Uncommitted Logic Array. Now an extensive base of Uncommitted Logic Array Self-Timed gates exists. It is believed that SelfTimed Circuits are not compatible with FPGA technology. However, attempts to create self-timed FPGAs do not stop. The article proposes a Self-Timed Lookup Table for the Self-Timed Uncommitted Logic Array and the Self-Timed FPGA, carried out either by constants or utilizing additional memory cells. Authors proposed 1,2 – Self-Timed Lookup Table and described simulation results. Objective. The work’s goal is the analysis and design of the Strictly Self-Timed universal logic element based on Uncommitted Logic Array cells and pass-transistors circuits. Methods. Analysis and synthesis of the Strictly Self-Timed circuits with Boolean algebra. Simulation of the proposed element in the CAD “ARC”, TRANAL program, system NI Multisim by National Instruments Electronics Workbench Group, and layout design by Microwind. The reliability theory and reliability calculations in PTC Mathcad. Results. Authors designed, analyzed, and proved the Self-Timed Lookup Table’s workability for the Uncommitted Logic Arrays and FPGAs. Layouts of the novel logic gates are ready for manufacturing. Conclusions. The conducted studies allow us to use proposed circuits in perspective digital devices.


Author(s):  
Aleksandr Zatsarinny ◽  
Yuriy Stepchenkov ◽  
Yuriy Diachenko ◽  
Yuriy Rogdestvenski

The paper proposes design and circuitry solutions for the implementation of high-performance next generation computers. They are based on self-timed circuit design methodology and provide an increase in the tolerance of computing systems to soft errors resulting from induced noises and radiation exposure.


2020 ◽  
Author(s):  
◽  
Alexandra Hanson
Keyword(s):  

Author(s):  
Yury Stepchenkov ◽  
Yury Diachenko ◽  
Yury Rogdestvenski ◽  
Yury Shikunov ◽  
Denis Diachenko
Keyword(s):  
The Self ◽  

Author(s):  
Yuri A. Stepchenkov ◽  
Anton N. Kamenskih ◽  
Yuri G. Diachenko ◽  
Yuri V. Rogdestvenski ◽  
Denis Y. Diachenko

Sign in / Sign up

Export Citation Format

Share Document