An Optimal Design of a Short-Channel RF Low Noise Amplifier Using a Swarm Intelligence Technique

Author(s):  
Soufiane Abi ◽  
Hamid Bouyghf ◽  
Bachir Benhala ◽  
Abdelhadi Raihani
Author(s):  
Hai Wang ◽  
Zhihong Wang ◽  
Guiling Sun ◽  
Ming He ◽  
Ying Zhang ◽  
...  

2005 ◽  
Vol 40 (3) ◽  
pp. 726-735 ◽  
Author(s):  
Kwangseok Han ◽  
J. Gil ◽  
Seong-Sik Song ◽  
Jeonghu Han ◽  
Hyungcheol Shin ◽  
...  

2014 ◽  
Vol 23 (05) ◽  
pp. 1450058
Author(s):  
S. MANJULA ◽  
D. SELVATHI

Low noise amplifier (LNA) is an important component in RF receiver front end. An inductively degenerated cascode low noise amplifier (IDCLNA) is mostly preferred for producing good trade-offs such as high gain, low noise figure (NF), high reverse isolation and low power consumption for narrowband applications. This IDCLNA structure is also used to reduce the gate induced noise on the noise performance by inserting the capacitance in parallel with the gate-to-source capacitance of main transistor. Usually, the parasitic overlap capacitances can impose serious constraints on achievable performance and is taken into account in IDCLNA. In this paper, IDCLNA is designed at a frequency of 2.4 GHz with analyzing the impact of parasitic overlap capacitances on IDCLNA in terms of unity current gain frequency (f T ) which will affect the NF of IDCLNA and simulated using 130 nm, 90 nm and 65 nm CMOS technologies. The NF of IDCLNA with and without parasitic overlap capacitances are analyzed and compared for different short channel CMOS processes. Simulation results show that the parasitic overlap capacitances have advantageous to reduce the gate induced noise in IDCLNA for 130-nm CMOS process for 2.4 GHz applications.


2018 ◽  
Vol E101.C (1) ◽  
pp. 82-90
Author(s):  
Chang LIU ◽  
Zhi ZHANG ◽  
Zhiping WANG

Author(s):  
Z. Zhang ◽  
Z.H. Li ◽  
W.R. Zhang ◽  
F.Y. Zhao ◽  
C.L. Chen ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document