A compact interband tunneling current model for Gate-on-Source/Channel SOI-TFETs

2018 ◽  
Vol 17 (4) ◽  
pp. 1557-1566 ◽  
Author(s):  
Suman Kr. Mitra ◽  
Brinda Bhowmick
2012 ◽  
Vol 46 (3) ◽  
pp. 386-390 ◽  
Author(s):  
Iman Abaspur Kazerouni ◽  
Seyed Ebrahim Hosseini

1998 ◽  
Vol 84 (3) ◽  
pp. 1460-1466 ◽  
Author(s):  
Hiroto Kitabayashi ◽  
Takao Waho ◽  
Masafumi Yamamoto

2013 ◽  
Vol 22 (10) ◽  
pp. 108501 ◽  
Author(s):  
Qing-Qing Wu ◽  
Jing Chen ◽  
Jie-Xin Luo ◽  
Kai Lü ◽  
Tao Yu ◽  
...  

2017 ◽  
Vol 12 (7) ◽  
pp. 724-730
Author(s):  
Zhao Zhichao ◽  
Wu Tiefeng ◽  
Li Jing ◽  
Wang Quan ◽  
Han Wanglong

Author(s):  
Tyler A. Growden ◽  
Sriram Krishnamoorthy ◽  
Digbijoy N. Nath ◽  
Anisha Ramesh ◽  
Siddharth Rajan ◽  
...  

2011 ◽  
Vol 20 (08) ◽  
pp. 1659-1675 ◽  
Author(s):  
ASHWANI K. RANA ◽  
NAROTTAM CHAND ◽  
VINOD KAPOOR

Dimensions of metal–oxide–semiconductor field effect transistor (MOSFET) have been scaled down for decades to maintain the performance. So, as a result of aggressive scaling, gate oxide thickness approaches its manufacturing and physically limiting value of less than 2 nm in nano regime. Under such circumstances, gate leakage (tunneling) current has become a critical problem in nano domain as compared to subthreshold leakage current. Consequently, accurate quantitative understanding of gate tunneling leakage current is very important especially in context of low power VLSI application. In this work, gate tunneling currents have been modeled including the inevitable nano scale effects for a MOSFET having different high-k dielectric spacer such as SiO2 , Si3N4 , Al2O3 , HfO2 . The gate current model is compared and contrasted with santaurus simulation results and reported experimental result to verify the accuracy of the model. The agreement found was good, thus validating the developed analytical model. It is observed that neglecting nano scale effects may lead to large error in the calculated gate current. It is found in the results that gate leakage current decreases with the increase of dielectric constant of the gate spacer. Further, it is also reported that the spacer materials impact the threshold voltage, on current, off current, drain induced barrier lowering, and subthreshold slope of the device.


2006 ◽  
Vol 55 (10) ◽  
pp. 5036
Author(s):  
Chen Wei-Bing ◽  
Xu Jing-Ping ◽  
Zou Xiao ◽  
Li Yan-Ping ◽  
Xu Sheng-Guo ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document