scholarly journals Deterministic coherence and anti-coherence resonances in networks of chaotic oscillators with frequency mismatch

2021 ◽  
Vol 152 ◽  
pp. 111424
Author(s):  
R. Jaimes-Reátegui ◽  
J.H. García-López ◽  
A. Gallegos ◽  
G. Huerta Cuellar ◽  
P. Chholak ◽  
...  
2003 ◽  
Author(s):  
A. Prasad ◽  
K. Narayanan ◽  
K. Tsakalis ◽  
L. Iasemidis

2014 ◽  
Vol 1 ◽  
pp. 344-347
Author(s):  
Wataru Kurebayashi ◽  
Kantaro Fujiwara ◽  
Hiroya Nakao ◽  
Tohru Ikeguchi
Keyword(s):  

2011 ◽  
Vol 20 (3) ◽  
pp. 279-287
Author(s):  
Reza Dariani ◽  
◽  
Arturo Buscarino ◽  
Luigi Fortuna ◽  
Mattia Frasca ◽  
...  

Electronics ◽  
2021 ◽  
Vol 10 (7) ◽  
pp. 780
Author(s):  
Matteo D’Addato ◽  
Alessia M. Elgani ◽  
Luca Perilli ◽  
Eleonora Franchi Scarselli ◽  
Antonio Gnudi ◽  
...  

This article presents a data-startable baseband logic featuring a gated oscillator clock and data recovery (GO-CDR) circuit for nanowatt wake-up and data receivers (WuRxs). At each data transition, the phase misalignment between the data coming from the analog front-end (AFE) and the clock is cleared by the GO-CDR circuit, thus allowing the reception of long data streams. Any free-running frequency mismatch between the GO and the bitrate does not limit the number of receivable bits, but only the maximum number of equal consecutive bits (Nm). To overcome this limitation, the proposed system includes a frequency calibration circuit, which reduces the frequency mismatch to ±0.5%, thus enabling the WuRx to be used with different encoding techniques up to Nm = 100. A full WuRx prototype, including an always-on clockless AFE operating in subthreshold, was fabricated with STMicroelectronics 90 nm BCD technology. The WuRx is supplied with 0.6 V, and the power consumption, excluding the calibration circuit, is 12.8 nW during the rest state and 17 nW at a 1 kbps data rate. With a 1 kbps On-Off Keying (OOK) modulated input and −35 dBm of input RF power after the input matching network (IMN), a 10−3 missed detection rate with a 0 bit error tolerance is measured, transmitting 63 bit packets with the Nm ranging from 1 to 63. The total sensitivity, including the estimated IMN gain at 100 MHz and 433 MHz, is −59.8 dBm and −52.3 dBm, respectively. In comparison with an ideal CDR, the degradation of the sensitivity due to the GO-CDR is 1.25 dBm. False alarm rate measurements lasting 24 h revealed zero overall false wake-ups.


Author(s):  
Esteban Tlelo-Cuautle ◽  
Omar Guillén-Fernández ◽  
Jose de Jesus Rangel-Magdaleno ◽  
Ashley Melendez-Cano ◽  
Jose Cruz Nuñez-Perez ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document