Configurable high-throughput decoder architecture for quasi-cyclic LDPC codes

Author(s):  
C. Studer ◽  
N. Preyss ◽  
C. Roth ◽  
A. Burg
Electronics ◽  
2021 ◽  
Vol 10 (4) ◽  
pp. 516
Author(s):  
Tram Thi Bao Nguyen ◽  
Tuy Nguyen Tan ◽  
Hanho Lee

This paper presents a pipelined layered quasi-cyclic low-density parity-check (QC-LDPC) decoder architecture targeting low-complexity, high-throughput, and efficient use of hardware resources compliant with the specifications of 5G new radio (NR) wireless communication standard. First, a combined min-sum (CMS) decoding algorithm, which is a combination of the offset min-sum and the original min-sum algorithm, is proposed. Then, a low-complexity and high-throughput pipelined layered QC-LDPC decoder architecture for enhanced mobile broadband specifications in 5G NR wireless standards based on CMS algorithm with pipeline layered scheduling is presented. Enhanced versions of check node-based processor architectures are proposed to improve the complexity of the LDPC decoders. An efficient minimum-finder for the check node unit architecture that reduces the hardware required for the computation of the first two minima is introduced. Moreover, a low complexity a posteriori information update unit architecture, which only requires one adder array for their operations, is presented. The proposed architecture shows significant improvements in terms of area and throughput compared to other QC-LDPC decoder architectures available in the literature.


2018 ◽  
Vol 22 (3) ◽  
pp. 486-489
Author(s):  
Zhanxian Liu ◽  
Rongke Liu ◽  
Yi Hou ◽  
Ling Zhao
Keyword(s):  

Integration ◽  
2019 ◽  
Vol 69 ◽  
pp. 234-241
Author(s):  
Huyen Pham Thi ◽  
Hanho Lee ◽  
Xuan Nghia Pham

Author(s):  
Swapnil Mhaske ◽  
Hojin Kee ◽  
Tai Ly ◽  
Ahsan Aziz ◽  
Predrag Spasojevic

Sign in / Sign up

Export Citation Format

Share Document