CID: Co-Architecting Instruction Cache and Decompression System for Embedded Systems

2020 ◽  
pp. 1-1
Author(s):  
Jinkwon Kim ◽  
Seokin Hong ◽  
Jeongkyu Hong ◽  
Soontae Kim
2011 ◽  
Vol 69 (2) ◽  
pp. 173-188 ◽  
Author(s):  
Tiantian Liu ◽  
Minming Li ◽  
Chun Jason Xue

2014 ◽  
Vol 13 (5s) ◽  
pp. 1-24 ◽  
Author(s):  
Keni Qiu ◽  
Mengying Zhao ◽  
Chun Jason Xue ◽  
Alex Orailoglu

Author(s):  
Yul Chu ◽  
Marven Calagos

This paper proposes a buffered dual-access-mode cache to reduce power consumption for highly-associative caches in modern embedded systems. The proposed scheme consists of a MRU (most recently used) buffer table and a single cache structure to implement two accessing modes, phased mode and way-prediction mode. The proposed scheme shows better access time and lower power consumption than two popular low-power caches, phased cache and way-prediction cache. The authors used Cacti and SimpleScalar simulators to evaluate the proposed cache scheme by using SPEC benchmark programs. The experimental results show that the proposed cache scheme improves the EDP (energy delay product) up to 40% for instruction cache and up to 42% for data cache compared to way-prediction cache, which performs better than phased cache.


Sign in / Sign up

Export Citation Format

Share Document