scholarly journals Fault-Tolerant Operation Strategy for Reliability improvement of a Switched-Capacitor Multi-Level Inverter

Author(s):  
Mohammadjavad Hassani ◽  
Erfan Azimi ◽  
Aryorad Khodaparast ◽  
Jafar Adabi ◽  
Edris Pouresmaeil
Author(s):  
M. Haykel Ben Jamaa ◽  
David Atienza ◽  
Giovanni De Micheli ◽  
Kirsten E. Moselund ◽  
Didier Bouvet ◽  
...  

Author(s):  
SHAMBHU J. UPADHYAYA ◽  
I-SHYAN HWANG

This paper presents a novel technique for the enhancement of operational reliability of processor arrays by a multi-level fault-tolerant design approach. The key idea of the design is based on the well known hierarchical design paradigm. The proposed fault-tolerant architecture uses a flexible reconfiguration of redundant nodes, thereby offering a better spare utilization than existing two-level redundancy schemes. A variable number of spares is provided at each level of redundancy which enables a flexible reconfiguration as well as area efficient layouts and better spare utilization. The spare nodes at each level can replace any of the failed primary nodes, not only at the same level but also those at the lower levels. The architecture can be adopted to increase the system reliability in Multi Chip Modules (MCMs). The main contributions of our work are the higher degree of fault tolerance, higher overall reliability, flexibility, and a better spare utilization.


Author(s):  
Shadab Murshid ◽  
Mohammad Tayyab ◽  
Adil Sarwar ◽  
Mohammad Tariq ◽  
Ahmed Al-Durra ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document