scholarly journals Structure design of the westinghouse superconducting magnet for the large coil program

1979 ◽  
Vol 15 (1) ◽  
pp. 781-783
Author(s):  
F. Domeisen ◽  
D. Hackworth ◽  
L. Stuebinger
2015 ◽  
Vol 25 (2) ◽  
pp. 1-6 ◽  
Author(s):  
Kai Zhang ◽  
Zian Zhu ◽  
Ling Zhao ◽  
Zhilong Hou ◽  
Meifen Wang ◽  
...  

1984 ◽  
Vol 45 (C1) ◽  
pp. C1-867-C1-870
Author(s):  
A. M. Hatch ◽  
P. G. Marston ◽  
R. J. Thome ◽  
A. M. Dawson ◽  
W. G. Langton ◽  
...  

Author(s):  
A. Ferrerón Labari ◽  
D. Suárez Gracia ◽  
V. Viñals Yúfera

In the last years, embedded systems have evolved so that they offer capabilities we could only find before in high performance systems. Portable devices already have multiprocessors on-chip (such as PowerPC 476FP or ARM Cortex A9 MP), usually multi-threaded, and a powerful multi-level cache memory hierarchy on-chip. As most of these systems are battery-powered, the power consumption becomes a critical issue. Achieving high performance and low power consumption is a high complexity challenge where some proposals have been already made. Suarez et al. proposed a new cache hierarchy on-chip, the LP-NUCA (Low Power NUCA), which is able to reduce the access latency taking advantage of NUCA (Non-Uniform Cache Architectures) properties. The key points are decoupling the functionality, and utilizing three specialized networks on-chip. This structure has been proved to be efficient for data hierarchies, achieving a good performance and reducing the energy consumption. On the other hand, instruction caches have different requirements and characteristics than data caches, contradicting the low-power embedded systems requirements, especially in SMT (simultaneous multi-threading) environments. We want to study the benefits of utilizing small tiled caches for the instruction hierarchy, so we propose a new design, ID-LP-NUCAs. Thus, we need to re-evaluate completely our previous design in terms of structure design, interconnection networks (including topologies, flow control and routing), content management (with special interest in hardware/software content allocation policies), and structure sharing. In CMP environments (chip multiprocessors) with parallel workloads, coherence plays an important role, and must be taken into consideration.


Sign in / Sign up

Export Citation Format

Share Document