Efficient Post-Silicon Validation of Network-on-Chip Using Wireless Links

Author(s):  
Sidhartha Sankar Rout ◽  
Kanad Basu ◽  
Sujay Deb
2022 ◽  
Vol 27 (1) ◽  
pp. 1-31
Author(s):  
Sri Harsha Gade ◽  
Sujay Deb

Cache coherence ensures correctness of cached data in multi-core processors. Traditional implementations of existing protocols make them unscalable for many core architectures. While snoopy coherence requires unscalable ordered networks, directory coherence is weighed down by high area and energy overheads. In this work, we propose Wireless-enabled Share-aware Hybrid (WiSH) to provide scalable coherence in many core processors. WiSH implements a novel Snoopy over Directory protocol using on-chip wireless links and hierarchical, clustered Network-on-Chip to achieve low-overhead and highly efficient coherence. A local directory protocol maintains coherence within a cluster of cores, while coherence among such clusters is achieved through global snoopy protocol. The ordered network for global snooping is provided through low-latency and low-energy broadcast wireless links. The overheads are further reduced through share-aware cache segmentation to eliminate coherence for private blocks. Evaluations show that WiSH reduces traffic by and runtime by , while requiring smaller storage and lower energy as compared to existing hierarchical and hybrid coherence protocols. Owing to its modularity, WiSH provides highly efficient and scalable coherence for many core processors.


Author(s):  
Soumyasanta Laha ◽  
Savas Kaya ◽  
David W. Matolak ◽  
William Rayess ◽  
Dominic DiTomaso ◽  
...  

Author(s):  
Jinho Lee ◽  
Mingyang Zhu ◽  
Kiyoung Choi ◽  
Jung Ho Ahn ◽  
Rohit Sharma

2014 ◽  
Vol 35 (2) ◽  
pp. 341-346
Author(s):  
Xiao-fu Zheng ◽  
Hua-xi Gu ◽  
Yin-tang Yang ◽  
Zhong-fan Huang

Sign in / Sign up

Export Citation Format

Share Document