scholarly journals An SIMD Programmable Vision Chip with High-Speed Focal Plane Image Processing

2008 ◽  
Vol 2008 (1) ◽  
pp. 961315 ◽  
Author(s):  
Dominique Ginhac ◽  
Jérôme Dubois ◽  
Michel Paindavoine ◽  
Barthélémy Heyrman
1991 ◽  
Author(s):  
Sabrina E. Kemeny ◽  
Sayed I. Eid ◽  
Sunetra K. Mendis ◽  
Eric R. Fossum

1997 ◽  
Vol 44 (10) ◽  
pp. 1777-1782 ◽  
Author(s):  
E. Funatsu ◽  
Y. Nitta ◽  
Y. Miyake ◽  
T. Toyoda ◽  
J. Ohta ◽  
...  

1996 ◽  
Author(s):  
Gregory L. Tarr ◽  
Richard A. Carreras ◽  
Christopher R. DeHainaut ◽  
Xavier Clastres ◽  
Laurent Freyss ◽  
...  

SIMULATION ◽  
1995 ◽  
Vol 65 (1) ◽  
pp. 11-25 ◽  
Author(s):  
Tuan Duong ◽  
Sabrina Kemeny ◽  
Taher Daud ◽  
Anil Thakoor ◽  
Chris Saunders ◽  
...  

2013 ◽  
Vol 61 (3) ◽  
pp. 725-730
Author(s):  
W. Jendernalik ◽  
J. Jakusz ◽  
G. Blakiewicz ◽  
S. Szczepański

Abstract An analogue median filter, realised in a 0.35 μm CMOS technology, is presented in this paper. The key advantages of the filter are: high speed of image processing (50 frames per second), low-power operation (below 1.25 mW under 3.3 V supply) and relatively high accuracy of signal processing. The presented filter is a part of an integrated circuit for image processing (a vision chip), containing: a photo-sensor matrix, a set of analogue pre-processors, and interface circuits. The analysis of the main parameters of the considered median filter is presented. The discussion of important limitations in the operation of the filter due to the restrictions imposed by CMOS technology is also presented.


2008 ◽  
Author(s):  
Jérôme Dubois ◽  
Michel Paindavoine ◽  
Dominique Ginhac

Sign in / Sign up

Export Citation Format

Share Document