Challenges of Atomic Force Probe Characterization of Logic Based Embedded DRAM for On-Processor Applications
Keyword(s):
Abstract Nanoprobing logic based SOI embedded DRAM cells for on-processor designs poses different challenges than probing conventional six transistor SRAM designs. This paper will describe nanoprobing logic based embedded DRAM (eDRAM) cells in 65nm SOI applications. We will also describe probe placement and measurement methodology for electrical characterization of leakage between deep trench capacitors composing those eDRAM designs. The introduction of nano CV metrology and scanning capacitance imaging for use in characterizing DRAM capacitors will also be discussed.
2010 ◽
Vol 30
(7)
◽
pp. 1761-1764
◽
Electrical Characterization of Bismuth Sulfide Nanowire Arrays by Conductive Atomic Force Microscopy
2008 ◽
Vol 112
(49)
◽
pp. 19680-19685
◽
2006 ◽
Vol 243
(1)
◽
pp. 16-19
◽
Keyword(s):
2006 ◽
Vol 15
(4-8)
◽
pp. 618-621
◽