scholarly journals Graphics Processor-based High Performance Pattern Matching Mechanism for Network Intrusion Detection

10.5772/15203 ◽  
2011 ◽  
Author(s):  
Nen-Fu Huang ◽  
Yen-Ming Chu ◽  
Hsien-Wen Hsu
2011 ◽  
Vol 403-408 ◽  
pp. 1985-1988
Author(s):  
Jing Jiao Li ◽  
Ho Cholman ◽  
Yong Chen ◽  
Song Ho Pak

Intrusion detection for network security is an application area demanding high throughput. The pattern matching in intrusion detection requires extremely high performance to process string matching. Most of pattern matching using software has many time complexities and cannot reach the requirements of high throughput. The pattern matching using hardware considerably improves the speed of matching and has several other advantages. This paper describes a FPGA-based pattern matching architecture, using hashing method called XOR Hashing. The proposed method updates new patterns without reconfiguration and processes the collision and has high matching performance. The proposed system implements the pattern matching by using Snort rule-set, an open source Network Intrusion Detection and has simulation processing on PC. Compared with existing hardware method, the results explained that our method has relatively high performance for the pattern matching and can else process the pattern matching with high performance on low–cost FPGA device.


Sign in / Sign up

Export Citation Format

Share Document