A 25 Gbps single‐end input limiting amplifier with loss of signal for low power integrated optical receivers

Author(s):  
Wang Hui ◽  
Yingmei Chen ◽  
Zhan JinLong
2018 ◽  
Vol 27 (07) ◽  
pp. 1850104 ◽  
Author(s):  
Yuwadee Sundarasaradula ◽  
Apinunt Thanachayanont

This paper presents the design and realization of a low-noise, low-power, wide dynamic range CMOS logarithmic amplifier for biomedical applications. The proposed amplifier is based on the true piecewise linear function by using progressive-compression parallel-summation architecture. A DC offset cancellation feedback loop is used to prevent output saturation and deteriorated input sensitivity from inherent DC offset voltages. The proposed logarithmic amplifier was designed and fabricated in a standard 0.18[Formula: see text][Formula: see text]m CMOS technology. The prototype chip includes six limiting amplifier stages and an on-chip bias generator, occupying a die area of 0.027[Formula: see text]mm2. The overall circuit consumes 9.75[Formula: see text][Formula: see text]W from a single 1.5[Formula: see text]V power supply voltage. Measured results showed that the prototype logarithmic amplifier exhibited an 80[Formula: see text]dB input dynamic range (from 10[Formula: see text][Formula: see text]V to 100[Formula: see text]mV), a bandwidth of 4[Formula: see text]Hz–10[Formula: see text]kHz, and a total input-referred noise of 5.52[Formula: see text][Formula: see text]V.


2018 ◽  
Vol 43 (8) ◽  
pp. 1631 ◽  
Author(s):  
Niklas M. Lüpken ◽  
Tim Hellwig ◽  
Martin Schnack ◽  
Jörn P. Epping ◽  
Klaus-J. Boller ◽  
...  

Author(s):  
Jungwon Han ◽  
Kwisung Yoo ◽  
Dongmyung Lee ◽  
Kangyeop Park ◽  
Wonseok Oh ◽  
...  
Keyword(s):  

2003 ◽  
Author(s):  
Martin Leich ◽  
Volker Hurm ◽  
Jorn Berger ◽  
Eric Dietrich ◽  
Jooyoung Sohn ◽  
...  

Sign in / Sign up

Export Citation Format

Share Document