Clock Repeater Characterization for Jitter-Aware Clock Tree Synthesis

Author(s):  
Monica Figueiredo ◽  
Rui L. Aguiar
2011 ◽  
Vol E94-C (3) ◽  
pp. 288-295 ◽  
Author(s):  
Kazuyoshi TAKAGI ◽  
Yuki ITO ◽  
Shota TAKESHIMA ◽  
Masamitsu TANAKA ◽  
Naofumi TAKAGI

The Very Deep Submicron Technology (VDSM) shrinking rapidly, we have 22nm, 14nm, 7nm and now research going on 5nm technology. That means size of the transistor shrinking, and number of interconnections increased as well. Resulting interconnections playing a major role in delay, IR drop, area etc. To reduce the delay, we are utilizing higher metal layers. Further we gone for Compact Automatic Metal Routing, nothing but Over the cell channel routing to efficiently perform routing, but the problem for such type of routing technique, stacked vias needed and that results increased resistance, delay, IR drop will degrade the performance. That may be obstacle to meet timing in Clock Tree Synthesis stage (CTS). This paper mainly focus on reducing the delay further by designing the via structure by using the tool cadence encounter


2019 ◽  
Vol 24 (3) ◽  
pp. 1-22
Author(s):  
Deok Keun Oh ◽  
Mu Jun Choi ◽  
Ju Ho Kim

2014 ◽  
Vol 20 (1) ◽  
pp. 1-23 ◽  
Author(s):  
Chun-Kai Wang ◽  
Yeh-Chi Chang ◽  
Hung-Ming Chen ◽  
Ching-Yu Chin

Sign in / Sign up

Export Citation Format

Share Document