Aging mitigation of L1 cache by exchanging instruction and data caches

Integration ◽  
2018 ◽  
Vol 62 ◽  
pp. 68-75
Author(s):  
Mohammad Sadeghi ◽  
Hooman Nikmehr
Keyword(s):  
2005 ◽  
pp. 513-525
Author(s):  
Dan Nicolaescu ◽  
Alex Veidenbaum ◽  
Alex Nicolau

2012 ◽  
Vol 2012 ◽  
pp. 1-12 ◽  
Author(s):  
Kaveh Aasaraai ◽  
Andreas Moshovos

Soft processors often use data caches to reduce the gap between processor and main memory speeds. To achieve high efficiency, simple, blocking caches are used. Such caches are not appropriate for processor designs such as Runahead and out-of-order execution that require nonblocking caches to tolerate main memory latencies. Instead, these processors use non-blocking caches to extract memory level parallelism and improve performance. However, conventional non-blocking cache designs are expensive and slow on FPGAs as they use content-addressable memories (CAMs). This work proposes NCOR, an FPGA-friendly non-blocking cache that exploits the key properties of Runahead execution. NCOR does not require CAMs and utilizes smart cache controllers. A 4 KB NCOR operates at 329 MHz on Stratix III FPGAs while it uses only 270 logic elements. A 32 KB NCOR operates at 278 Mhz and uses 269 logic elements.


Author(s):  
E. F. Torres ◽  
P. Ibañez ◽  
V. Viñals ◽  
J. M. Llabería
Keyword(s):  

2007 ◽  
Vol 42 (7) ◽  
pp. 237-247 ◽  
Author(s):  
Rajiv Ravindran ◽  
Michael Chu ◽  
Scott Mahlke

Author(s):  
Vicente Lorente ◽  
Alejandro Valero ◽  
Julio Sahuquillo ◽  
Salvador Petit ◽  
Ramon Canal ◽  
...  
Keyword(s):  
L1 Data ◽  

Sign in / Sign up

Export Citation Format

Share Document