Combined Application of Data Transfer and Storage Optimizing Transformations and Subword Parallelism Exploitation for Power Consumption and Execution Time Reduction in VLIW Multimedia Processors

Author(s):  
K. Masselos ◽  
F. Catthoor ◽  
C. E. Goutis ◽  
H. DeMan
2001 ◽  
Vol 18 (3) ◽  
pp. 70-82 ◽  
Author(s):  
F. Catthoor ◽  
K. Danckaert ◽  
S. Wuytack ◽  
N.D. Dutt

2021 ◽  
Vol 18 (1) ◽  
pp. 1-25
Author(s):  
Lorenz Braun ◽  
Sotirios Nikas ◽  
Chen Song ◽  
Vincent Heuveline ◽  
Holger Fröning

Author(s):  
Ivan Mozghovyi ◽  
Anatoliy Sergiyenko ◽  
Roman Yershov

Increasing requirements for data transfer and storage is one of the crucial questions now. There are several ways of high-speed data transmission, but they meet limited requirements applied to their narrowly focused specific target. The data compression approach gives the solution to the problems of high-speed transfer and low-volume data storage. This paper is devoted to the compression of GIF images, using a modified LZW algorithm with a tree-based dictionary. It has led to a decrease in lookup time and an increase in the speed of data compression, and in turn, allows developing the method of constructing a hardware compression accelerator during the future research.


2021 ◽  
Vol 55 (2) ◽  
pp. 84-89
Author(s):  
D.V. Shutov ◽  
◽  
K.M. Arzamasov ◽  
D.V. Drozdov ◽  
A.E. Demkina ◽  
...  

We performed analysis of the available Russian home-use health monitoring devices that can be connected to a smartphone or pad for data transfer. Specifically, we sought for the gadgets capable to register heart rate, blood pressure, ECG, blood glucose, and respiration rate. There are three options of data processing and storage. Namely, these are storage in and authorized access to the manufacturer's site with minimal opportunity of data handling and interpretation; an autonomous server to hold and handle big data sets and, finally, access protocols and templates enabling gadget integration with external services.


2019 ◽  
Vol 2019 ◽  
pp. 1-19
Author(s):  
Karim M. A. Ali ◽  
Rabie Ben Atitallah ◽  
Abdessamad Ait El Cadi ◽  
Nizar Fakhfakh ◽  
Jean-Luc Dekeyser

Embedded video applications are now involved in sophisticated transportation systems like autonomous vehicles and driver assistance systems. As silicon capacity increases, the design productivity gap grows up for the current available design tools. Hence, high-level synthesis (HLS) tools emerged in order to reduce that gap by shifting the design efforts to higher abstraction levels. In this paper, we present ViPar as a tool for exploring different video processing architectures at higher design level. First, we proposed a parametrizable parallel architectural model dedicated for video applications. Second, targeting this architectural model, we developed ViPar tool with two main features: (1) An empirical model was introduced to estimate the power consumption based on hardware utilization and operating frequency. In addition to that, we derived the equations for estimating the hardware utilization and execution time for each design point during the space exploration process. (2) By defining the main characteristics of the parallel video architecture like parallelism level, the number of input/output ports, the pixel distribution pattern, and so on, ViPar tool can automatically generate the dedicated architecture for hardware implementation. In the experimental validation, we used ViPar tool to generate automatically an efficient hardware implementation for a Multiwindow Sum of Absolute Difference stereo matching algorithm on Xilinx Zynq ZC706 board. We succeeded to increase the design productivity by converging rapidly to the appropriate designs that fit with our system constraints in terms of power consumption, hardware utilization, and frame execution time.


Sign in / Sign up

Export Citation Format

Share Document